| \Timer_1:TimerUDB:sT16:timerdp:u0\/z0 |
\Timer_1:TimerUDB:sT16:timerdp:u1\/ci |
43.165 MHz |
23.167 |
99976.833 |
|
| Type |
Location |
Fanout |
Instance/Net |
Source |
Dest |
Delay (ns) |
| datapathcell1 |
U(3,4) |
1 |
\Timer_1:TimerUDB:sT16:timerdp:u0\ |
\Timer_1:TimerUDB:sT16:timerdp:u0\/clock |
\Timer_1:TimerUDB:sT16:timerdp:u0\/z0 |
2.320 |
| Route |
|
1 |
\Timer_1:TimerUDB:sT16:timerdp:u0.z0__sig\ |
\Timer_1:TimerUDB:sT16:timerdp:u0\/z0 |
\Timer_1:TimerUDB:sT16:timerdp:u1\/z0i |
0.000 |
| datapathcell2 |
U(2,4) |
1 |
\Timer_1:TimerUDB:sT16:timerdp:u1\ |
\Timer_1:TimerUDB:sT16:timerdp:u1\/z0i |
\Timer_1:TimerUDB:sT16:timerdp:u1\/z0_comb |
2.960 |
| Route |
|
1 |
\Timer_1:TimerUDB:per_zero\ |
\Timer_1:TimerUDB:sT16:timerdp:u1\/z0_comb |
\Timer_1:TimerUDB:sT16:timerdp:u0\/cs_addr_0 |
3.087 |
| datapathcell1 |
U(3,4) |
1 |
\Timer_1:TimerUDB:sT16:timerdp:u0\ |
\Timer_1:TimerUDB:sT16:timerdp:u0\/cs_addr_0 |
\Timer_1:TimerUDB:sT16:timerdp:u0\/co_msb |
9.710 |
| Route |
|
1 |
\Timer_1:TimerUDB:sT16:timerdp:u0.co_msb__sig\ |
\Timer_1:TimerUDB:sT16:timerdp:u0\/co_msb |
\Timer_1:TimerUDB:sT16:timerdp:u1\/ci |
0.000 |
| datapathcell2 |
U(2,4) |
1 |
\Timer_1:TimerUDB:sT16:timerdp:u1\ |
|
SETUP |
5.090 |
| Clock |
|
|
|
|
Skew |
0.000 |
|
| \Timer_1:TimerUDB:sT16:timerdp:u1\/z0_comb |
\Timer_1:TimerUDB:sT16:timerdp:u1\/ci |
46.005 MHz |
21.737 |
99978.263 |
|
| Type |
Location |
Fanout |
Instance/Net |
Source |
Dest |
Delay (ns) |
| datapathcell2 |
U(2,4) |
1 |
\Timer_1:TimerUDB:sT16:timerdp:u1\ |
\Timer_1:TimerUDB:sT16:timerdp:u1\/clock |
\Timer_1:TimerUDB:sT16:timerdp:u1\/z0_comb |
3.850 |
| Route |
|
1 |
\Timer_1:TimerUDB:per_zero\ |
\Timer_1:TimerUDB:sT16:timerdp:u1\/z0_comb |
\Timer_1:TimerUDB:sT16:timerdp:u0\/cs_addr_0 |
3.087 |
| datapathcell1 |
U(3,4) |
1 |
\Timer_1:TimerUDB:sT16:timerdp:u0\ |
\Timer_1:TimerUDB:sT16:timerdp:u0\/cs_addr_0 |
\Timer_1:TimerUDB:sT16:timerdp:u0\/co_msb |
9.710 |
| Route |
|
1 |
\Timer_1:TimerUDB:sT16:timerdp:u0.co_msb__sig\ |
\Timer_1:TimerUDB:sT16:timerdp:u0\/co_msb |
\Timer_1:TimerUDB:sT16:timerdp:u1\/ci |
0.000 |
| datapathcell2 |
U(2,4) |
1 |
\Timer_1:TimerUDB:sT16:timerdp:u1\ |
|
SETUP |
5.090 |
| Clock |
|
|
|
|
Skew |
0.000 |
|
| \Timer_1:TimerUDB:sCTRLReg:SyncCtl:ctrlreg\/control_7 |
\Timer_1:TimerUDB:sT16:timerdp:u1\/ci |
49.111 MHz |
20.362 |
99979.638 |
|
| Type |
Location |
Fanout |
Instance/Net |
Source |
Dest |
Delay (ns) |
| controlcell1 |
U(2,4) |
1 |
\Timer_1:TimerUDB:sCTRLReg:SyncCtl:ctrlreg\ |
\Timer_1:TimerUDB:sCTRLReg:SyncCtl:ctrlreg\/clock |
\Timer_1:TimerUDB:sCTRLReg:SyncCtl:ctrlreg\/control_7 |
2.580 |
| Route |
|
1 |
\Timer_1:TimerUDB:control_7\ |
\Timer_1:TimerUDB:sCTRLReg:SyncCtl:ctrlreg\/control_7 |
\Timer_1:TimerUDB:sT16:timerdp:u0\/cs_addr_1 |
2.982 |
| datapathcell1 |
U(3,4) |
1 |
\Timer_1:TimerUDB:sT16:timerdp:u0\ |
\Timer_1:TimerUDB:sT16:timerdp:u0\/cs_addr_1 |
\Timer_1:TimerUDB:sT16:timerdp:u0\/co_msb |
9.710 |
| Route |
|
1 |
\Timer_1:TimerUDB:sT16:timerdp:u0.co_msb__sig\ |
\Timer_1:TimerUDB:sT16:timerdp:u0\/co_msb |
\Timer_1:TimerUDB:sT16:timerdp:u1\/ci |
0.000 |
| datapathcell2 |
U(2,4) |
1 |
\Timer_1:TimerUDB:sT16:timerdp:u1\ |
|
SETUP |
5.090 |
| Clock |
|
|
|
|
Skew |
0.000 |
|
| \Timer_1:TimerUDB:sT16:timerdp:u0\/z0 |
\Timer_1:TimerUDB:sT16:timerdp:u0\/cs_addr_0 |
50.284 MHz |
19.887 |
99980.113 |
|
| Type |
Location |
Fanout |
Instance/Net |
Source |
Dest |
Delay (ns) |
| datapathcell1 |
U(3,4) |
1 |
\Timer_1:TimerUDB:sT16:timerdp:u0\ |
\Timer_1:TimerUDB:sT16:timerdp:u0\/clock |
\Timer_1:TimerUDB:sT16:timerdp:u0\/z0 |
2.320 |
| Route |
|
1 |
\Timer_1:TimerUDB:sT16:timerdp:u0.z0__sig\ |
\Timer_1:TimerUDB:sT16:timerdp:u0\/z0 |
\Timer_1:TimerUDB:sT16:timerdp:u1\/z0i |
0.000 |
| datapathcell2 |
U(2,4) |
1 |
\Timer_1:TimerUDB:sT16:timerdp:u1\ |
\Timer_1:TimerUDB:sT16:timerdp:u1\/z0i |
\Timer_1:TimerUDB:sT16:timerdp:u1\/z0_comb |
2.960 |
| Route |
|
1 |
\Timer_1:TimerUDB:per_zero\ |
\Timer_1:TimerUDB:sT16:timerdp:u1\/z0_comb |
\Timer_1:TimerUDB:sT16:timerdp:u0\/cs_addr_0 |
3.087 |
| datapathcell1 |
U(3,4) |
1 |
\Timer_1:TimerUDB:sT16:timerdp:u0\ |
|
SETUP |
11.520 |
| Clock |
|
|
|
|
Skew |
0.000 |
|
| \Timer_1:TimerUDB:sT16:timerdp:u0\/z0 |
\Timer_1:TimerUDB:sT16:timerdp:u1\/cs_addr_0 |
50.661 MHz |
19.739 |
99980.261 |
|
| Type |
Location |
Fanout |
Instance/Net |
Source |
Dest |
Delay (ns) |
| datapathcell1 |
U(3,4) |
1 |
\Timer_1:TimerUDB:sT16:timerdp:u0\ |
\Timer_1:TimerUDB:sT16:timerdp:u0\/clock |
\Timer_1:TimerUDB:sT16:timerdp:u0\/z0 |
2.320 |
| Route |
|
1 |
\Timer_1:TimerUDB:sT16:timerdp:u0.z0__sig\ |
\Timer_1:TimerUDB:sT16:timerdp:u0\/z0 |
\Timer_1:TimerUDB:sT16:timerdp:u1\/z0i |
0.000 |
| datapathcell2 |
U(2,4) |
1 |
\Timer_1:TimerUDB:sT16:timerdp:u1\ |
\Timer_1:TimerUDB:sT16:timerdp:u1\/z0i |
\Timer_1:TimerUDB:sT16:timerdp:u1\/z0_comb |
2.960 |
| datapathcell2 |
U(2,4) |
1 |
\Timer_1:TimerUDB:sT16:timerdp:u1\ |
\Timer_1:TimerUDB:sT16:timerdp:u1\/z0_comb |
\Timer_1:TimerUDB:sT16:timerdp:u1\/cs_addr_0 |
2.939 |
| datapathcell2 |
U(2,4) |
1 |
\Timer_1:TimerUDB:sT16:timerdp:u1\ |
|
SETUP |
11.520 |
| Clock |
|
|
|
|
Skew |
0.000 |
|
| \Timer_1:TimerUDB:sT16:timerdp:u1\/z0_comb |
\Timer_1:TimerUDB:sT16:timerdp:u0\/cs_addr_0 |
54.180 MHz |
18.457 |
99981.543 |
|
| Type |
Location |
Fanout |
Instance/Net |
Source |
Dest |
Delay (ns) |
| datapathcell2 |
U(2,4) |
1 |
\Timer_1:TimerUDB:sT16:timerdp:u1\ |
\Timer_1:TimerUDB:sT16:timerdp:u1\/clock |
\Timer_1:TimerUDB:sT16:timerdp:u1\/z0_comb |
3.850 |
| Route |
|
1 |
\Timer_1:TimerUDB:per_zero\ |
\Timer_1:TimerUDB:sT16:timerdp:u1\/z0_comb |
\Timer_1:TimerUDB:sT16:timerdp:u0\/cs_addr_0 |
3.087 |
| datapathcell1 |
U(3,4) |
1 |
\Timer_1:TimerUDB:sT16:timerdp:u0\ |
|
SETUP |
11.520 |
| Clock |
|
|
|
|
Skew |
0.000 |
|
| \Timer_1:TimerUDB:sT16:timerdp:u1\/z0_comb |
\Timer_1:TimerUDB:sT16:timerdp:u1\/cs_addr_0 |
54.618 MHz |
18.309 |
99981.691 |
|
| Type |
Location |
Fanout |
Instance/Net |
Source |
Dest |
Delay (ns) |
| datapathcell2 |
U(2,4) |
1 |
\Timer_1:TimerUDB:sT16:timerdp:u1\ |
\Timer_1:TimerUDB:sT16:timerdp:u1\/clock |
\Timer_1:TimerUDB:sT16:timerdp:u1\/z0_comb |
3.850 |
| datapathcell2 |
U(2,4) |
1 |
\Timer_1:TimerUDB:sT16:timerdp:u1\ |
\Timer_1:TimerUDB:sT16:timerdp:u1\/z0_comb |
\Timer_1:TimerUDB:sT16:timerdp:u1\/cs_addr_0 |
2.939 |
| datapathcell2 |
U(2,4) |
1 |
\Timer_1:TimerUDB:sT16:timerdp:u1\ |
|
SETUP |
11.520 |
| Clock |
|
|
|
|
Skew |
0.000 |
|
| \Timer_1:TimerUDB:sCTRLReg:SyncCtl:ctrlreg\/control_7 |
\Timer_1:TimerUDB:sT16:timerdp:u1\/cs_addr_1 |
58.018 MHz |
17.236 |
99982.764 |
|
| Type |
Location |
Fanout |
Instance/Net |
Source |
Dest |
Delay (ns) |
| controlcell1 |
U(2,4) |
1 |
\Timer_1:TimerUDB:sCTRLReg:SyncCtl:ctrlreg\ |
\Timer_1:TimerUDB:sCTRLReg:SyncCtl:ctrlreg\/clock |
\Timer_1:TimerUDB:sCTRLReg:SyncCtl:ctrlreg\/control_7 |
2.580 |
| Route |
|
1 |
\Timer_1:TimerUDB:control_7\ |
\Timer_1:TimerUDB:sCTRLReg:SyncCtl:ctrlreg\/control_7 |
\Timer_1:TimerUDB:sT16:timerdp:u1\/cs_addr_1 |
3.136 |
| datapathcell2 |
U(2,4) |
1 |
\Timer_1:TimerUDB:sT16:timerdp:u1\ |
|
SETUP |
11.520 |
| Clock |
|
|
|
|
Skew |
0.000 |
|
| \Timer_1:TimerUDB:sCTRLReg:SyncCtl:ctrlreg\/control_7 |
\Timer_1:TimerUDB:sT16:timerdp:u0\/cs_addr_1 |
58.541 MHz |
17.082 |
99982.918 |
|
| Type |
Location |
Fanout |
Instance/Net |
Source |
Dest |
Delay (ns) |
| controlcell1 |
U(2,4) |
1 |
\Timer_1:TimerUDB:sCTRLReg:SyncCtl:ctrlreg\ |
\Timer_1:TimerUDB:sCTRLReg:SyncCtl:ctrlreg\/clock |
\Timer_1:TimerUDB:sCTRLReg:SyncCtl:ctrlreg\/control_7 |
2.580 |
| Route |
|
1 |
\Timer_1:TimerUDB:control_7\ |
\Timer_1:TimerUDB:sCTRLReg:SyncCtl:ctrlreg\/control_7 |
\Timer_1:TimerUDB:sT16:timerdp:u0\/cs_addr_1 |
2.982 |
| datapathcell1 |
U(3,4) |
1 |
\Timer_1:TimerUDB:sT16:timerdp:u0\ |
|
SETUP |
11.520 |
| Clock |
|
|
|
|
Skew |
0.000 |
|
| \Timer_1:TimerUDB:sT16:timerdp:u0\/z0 |
\Timer_1:TimerUDB:rstSts:stsreg\/status_0 |
64.020 MHz |
15.620 |
99984.380 |
|
| Type |
Location |
Fanout |
Instance/Net |
Source |
Dest |
Delay (ns) |
| datapathcell1 |
U(3,4) |
1 |
\Timer_1:TimerUDB:sT16:timerdp:u0\ |
\Timer_1:TimerUDB:sT16:timerdp:u0\/clock |
\Timer_1:TimerUDB:sT16:timerdp:u0\/z0 |
2.320 |
| Route |
|
1 |
\Timer_1:TimerUDB:sT16:timerdp:u0.z0__sig\ |
\Timer_1:TimerUDB:sT16:timerdp:u0\/z0 |
\Timer_1:TimerUDB:sT16:timerdp:u1\/z0i |
0.000 |
| datapathcell2 |
U(2,4) |
1 |
\Timer_1:TimerUDB:sT16:timerdp:u1\ |
\Timer_1:TimerUDB:sT16:timerdp:u1\/z0i |
\Timer_1:TimerUDB:sT16:timerdp:u1\/z0_comb |
2.960 |
| Route |
|
1 |
\Timer_1:TimerUDB:per_zero\ |
\Timer_1:TimerUDB:sT16:timerdp:u1\/z0_comb |
\Timer_1:TimerUDB:status_tc\/main_1 |
3.106 |
| macrocell5 |
U(2,4) |
1 |
\Timer_1:TimerUDB:status_tc\ |
\Timer_1:TimerUDB:status_tc\/main_1 |
\Timer_1:TimerUDB:status_tc\/q |
3.350 |
| Route |
|
1 |
\Timer_1:TimerUDB:status_tc\ |
\Timer_1:TimerUDB:status_tc\/q |
\Timer_1:TimerUDB:rstSts:stsreg\/status_0 |
2.314 |
| statusicell1 |
U(2,4) |
1 |
\Timer_1:TimerUDB:rstSts:stsreg\ |
|
SETUP |
1.570 |
| Clock |
|
|
|
|
Skew |
0.000 |
|